It is the cache of ${baseHref}. It is a snapshot of the page. The current page could have changed in the meantime.
Tip: To quickly find your search term on this page, press Ctrl+F or ⌘-F (Mac) and use the find bar.

Low Power SRAM with Boost Driver Generating Pulsed Word Line Voltage for Sub-1V Operation | Iijima | Journal of Computers
Journal of Computers, Vol 3, No 5 (2008), 34-40, May 2008
doi:10.4304/jcp.3.5.34-40

Low Power SRAM with Boost Driver Generating Pulsed Word Line Voltage for Sub-1V Operation

Masaaki Iijima, Kayoko Seto, Masahiro Numa, Akira Tada, Takashi Ipposhi

Abstract


Instability of SRAM memory cells derived from the process variation and lowered supply voltage has recently been posing significant design challenges for low power SoCs. This paper presents a boosted word line voltage scheme, where an active bodybiasing controlled boost transistor generates a pulsed word line voltage by capacitive coupling only when accessed. Simulation results have shown that the proposed approach not only shortens the access time but mitigates the impact of Vth variation on performance even at ultra low supply voltage less than 0.5 V.



Keywords


SRAM; Circuit methodology; Low power; Low voltage; PD-SOI; Vth variation

References



Full Text: PDF


Journal of Computers (JCP, ISSN 1796-203X)

Copyright @ 2006-2014 by ACADEMY PUBLISHER – All rights reserved.